You are an experienced and innovative ASIC Digital Design Principal Engineer with a passion for verification and a keen eye for detail. With a strong background in architecting verification environments for complex serial protocols, you are proficient in HVL (System Verilog) and have hands-on experience with industry-standard simulators. Your extensive experience includes developing and implementing test plans, extracting verification metrics, and coding for functional coverage. You are well-versed in verification methodologies such as VMM, OVM, and UVM, and have a solid understanding of protocols like MIPI-I3C, UFS, Unipro, AMBA, SD/eMMC, Ethernet, DDR, PCIe, and USB. Your familiarity with HDLs like Verilog and scripting languages such as Perl, TCL, and Python enhances your verification processes. You possess exceptional problem-solving skills, demonstrate high levels of initiative, and excel in written and oral communication. Your collaborative spirit enables you to work closely with RTL designers and seamlessly integrate into a global team of professional verification engineers, driving the next generation of connectivity protocols for commercial, enterprise, and automotive applications.
What you'll do
Specifying, designing, and implementing state-of-the-art verification environments for the DesignWare family of synthesizable cores.
Performing verification tasks for IP cores, including test planning and environment coding at both unit and system levels.
Developing and implementing test cases, debugging, functional coverage coding, and testing to meet quality metric goals.
Managing regression and ensuring adherence to verification methodologies.
Collaborating closely with RTL designers and a global team of verification engineers.
Working on next-generation connectivity protocols for commercial, enterprise, and automotive applications.
What you need
BSEE in Electrical Engineering with 12+ years of relevant experience or MSEE with 10+ years of relevant experience.
Experience in architecting verification environments for complex serial protocols.
Proficiency in HVL (System Verilog) and industry-standard simulators such as VCS, NC, and MTI.
Expertise in verification methodologies such as VMM, OVM, and UVM.
Knowledge of protocols like MIPI-I3C, UFS, Unipro, AMBA, SD/eMMC, Ethernet, DDR, PCIe, and USB.
Familiarity with Verilog and scripting languages such as Perl, TCL, and Python.
Experience with IP design and verification processes, including VIP development.